#### Check for updates

# ARTICLE **OPEN** Growth of high-quality semiconducting tellurium films for high-performance p-channel field-effect transistors with wafer-scale uniformity

Taikyu Kim<sup>1</sup>, Cheol Hee Choi<sup>1</sup>, Pilgyu Byeon<sup>2</sup>, Miso Lee<sup>3</sup>, Aeran Song<sup>4</sup>, Kwun-Bum Chung<sup>4</sup>, Seungwu Han<sup>3</sup>, Sung-Yoon Chung<sup>2</sup>, Kwon-Shik Park<sup>5</sup> and Jae Kyeong Jeong<sup>1</sup>⊠

Achieving high-performance p-type semiconductors has been considered one of the most challenging tasks for three-dimensional vertically integrated nanoelectronics. Although many candidates have been presented to date, the facile and scalable realization of high-mobility p-channel field-effect transistors (FETs) is still elusive. Here, we report a high-performance p-channel tellurium (Te) FET fabricated through physical vapor deposition at room temperature. A growth route involving Te deposition by sputtering, oxidation and subsequent reduction to an elemental Te film through alumina encapsulation allows the resulting p-channel FET to exhibit a high field-effect mobility of 30.9 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and an  $I_{ON/OFF}$  ratio of 5.8 × 10<sup>5</sup> with 4-inch wafer-scale integrity on a SiO<sub>2</sub>/Si substrate. Complementary metal-oxide semiconductor (CMOS) inverters using In-Ga-Zn-O and 4-nm-thick Te channels show a remarkably high gain of ~75.2 and great noise margins at small supply voltage of 3 V. We believe that this low-cost and highperformance Te layer can pave the way for future CMOS technology enabling monolithic three-dimensional integration.

npj 2D Materials and Applications (2022)6:4; https://doi.org/10.1038/s41699-021-00280-7

# INTRODUCTION

The classical two-dimensional (2D) downscaling of Si semiconductors on the basis of Dennard's design principle is reaching the fundamental physical limits. Geometrical scaling has been replaced by equivalent scaling since 2000, where advances, such as strained Si/SiGe, high-ĸ/metal-gate stacks and fin field-effect transistor (FET) structures, continue to meet the stringent scaling rule represented by Moore's law. The ever-increasing demands on the performance, power consumption and bandwidth of electronic systems now call for monolithic three-dimensional (M3D) integration as a promising pathway to extend the semiconductor roadmap beyond complementary metal oxide semiconductor (CMOS) technology<sup>1</sup>. The direct vertical integration of data storage and computing devices on a single chip enables ground-breaking improvements in terms of speed, power and performance<sup>2</sup>. However, the constraint of a low-temperature process (≤300 °C) must be considered to realize versatile M3D heterogeneous systems because the performance of underlying CMOS logic devices is seriously degraded by a conventional high-temperature process such as epitaxy, doping and activation.

An amorphous indium-gallium-zinc oxide can be a promising alternative for the channel layer of the upper layer transistor because of its low-temperature processability, reasonable mobility, good uniformity and extremely low leakage current characteristics<sup>3</sup>. Indeed, the application of IGZO to large-scale integration devices, including static random access memory, dynamic random access memory, central processing units, and CMOS image sensors, has been investigated<sup>4</sup>. However, n-channel IGZO FETs have been limited to the niche application of low power/frequency electronics, such as display technology, due to the lack of p-type dopability arising from the strong oxygen 2p orbital localization. Without a p-type inversion layer and a controllable p-type doping mechanism, these accumulationmode transistors fail to exhibit the scalability and energy efficiency of traditional CMOS devices. Therefore, p-channel inorganic transistors with low-temperature processability remain a fundamental and technological challenge.

2D materials, such as graphene, transition metal dichalcogenides, and black phosphorous, have been widely studied for use as a channel layer in next-generation nanoelectronics owing to their dangling bond-free nature, single nanometer thickness and superb mobility<sup>5-14</sup>. However, their fabrication method, such as chemical vapor deposition or exfoliation, requires a high growth temperature (~900 °C) for high-quality films and/or poses challenges in achieving thickness uniformity over a large area<sup>11-14</sup>, hampering their application in M3D-based integrated circuits. Recently, group VI tellurium (Te), another fascinating 2D material, has been intensively studied owing to its low-temperature processability as well as several promising characteristics including the semiconducting, piezoelectric, photoconductive, and thermoelectric characteristics, etc.<sup>15–26</sup>. Te atoms are covalently bonded with the two nearest atoms, leading to one-dimensional (1D) helical chains along [001] direction. Each 1D helical chain is bonded by the van der Waals interaction, which forms hexagonal crystal arrays. The FETs using the hexagonal Te film showed the extremely promising device performances including the very high hole mobility and great immunity to the air exposure, etc.<sup>15,16</sup>, which attracted the broad attention to implement the highperformance p-channel FET applications<sup>17-24</sup>. However, a simple and scalable route compatible with Si CMOS technology is still elusive because these materials were synthesized through a complicated solution process or evaporation requiring cryogenic



<sup>&</sup>lt;sup>1</sup>Department of Electronic Engineering, Hanyang University, Seoul 04763, Republic of Korea. <sup>2</sup>Department of Materials Science and Engineering, Korea Advanced Institute of Science and Technology, Daejeon 34141, Republic of Korea. <sup>3</sup>Department of Materials Science and Engineering and Research Institute of Advanced Materials, Seoul National University, Seoul 08826, Republic of Korea. <sup>4</sup>Division of Physics and Semiconductor Science, Dongguk University, Seoul 04620, Republic of Korea. <sup>5</sup>R&D Center, LG Display Company, Paju-Si, Gyeonggi-Do 413-791, Republic of Korea. <sup>™</sup>email: jkjeong1@hanyang.ac.kr

temperature (-80 °C) to enlarge grain sizes in most of the previous studies<sup>16–23</sup>.

Here, we report a cost-effective and mass-production method involving an encapsulation layer to fabricate wafer-scale highperformance p-type ultrathin hexagonal tellurium (Te) films at a low temperature of 150 °C. An alumina (Al<sub>2</sub>O<sub>3</sub>) encapsulation layer significantly assists the growth of the underlying hexagonal Te crystal through interfacial energy stabilization and enlarges the crystal size in the sputtered Te film, leading to a very large enhancement in the performance of FETs. The resulting CMOS inverter based on this encapsulated p-channel crystalline Te and an n-channel IGZO layer exhibits great rail-to-rail swing with high gain and noise margins.

# RESULTS

#### Te film characterization

The hexagonal crystalline structure was confirmed by X-ray diffraction (XRD) analysis of polycrystalline Te films deposited by magnetron sputtering at room temperature (see "Methods", Supplementary Figs. 5 and 6). The hexagonal structure is maintained in the Te films with increasing post-deposition annealing (PDA) temperature ( $T_A$ ) up to 250 °C. However, the crystalline structure abruptly changes to orthorhombic TeO<sub>2</sub> at 300 °C (Supplementary Figs. 5 and 6). Partial volatilization of elemental Te occurs near 250 °C because of its high vapor pressure<sup>22,27</sup> and becomes severe at 300 °C, where the silicon signal from the substrate is detected in some areas of the Te film  $(T_A = 300 \text{ °C})$  by X-ray photoelectron spectroscopy (XPS) (Supplementary Fig. 7). It also causes an abrupt increase in surface roughness from 0.19 to 1.48 nm (root-mean-square value), rendering the roughness of these unstable films easily seen with the naked eye (Supplementary Fig. 8). The evolution of the crystal domains with  $T_A$  was observed through polarized light microscopy (PLM) (Fig. 1a, b). While the crystal domains are not discernible in the as-sputtered films, their enlargement is clearly observed for the films annealed at 150 °C. To further examine the nanoscale difference in the crystalline structure at different  $T_{Ar}$  the crosssections of the as-deposited and 150 °C-annealed Te films were compared by high-resolution transmission electron microscopy (HRTEM) (Fig. 1d, e). Although both films have several hexagonal Te crystal domains, the overall crystallinity is enhanced at 150 °C. Additionally, some portions of the amorphous phase consist of tellurium suboxide (TeO) and/or tellurium dioxide (TeO<sub>2</sub>) in both films (Supplementary Fig. 9). Encapsulation of the oxygencontaining Te film with Al<sub>2</sub>O<sub>3</sub> is a quite important process (see "Methods"). During the growth of Al<sub>2</sub>O<sub>3</sub> by atomic layer deposition (ALD), both the crystallinity and crystal size of the hexagonal Te layer are considerably improved compared to those without the encapsulation layer (Fig. 1c, f). In addition, the amorphous TeO and TeO<sub>2</sub> phases observed in the films without the encapsulation layer completely disappear in the encapsulated Te film (Supplementary Fig. 10), which will be discussed later. This enhanced crystal growth of the Te film can be explained from the viewpoint of interfacial energy stabilization through encapsulation (see Supplementary Note 1 and Supplementary Fig. 1)<sup>28</sup>

The chemical states of the Te films depending on  $T_A$  were examined by XPS (Supplementary Figs. 11 and 12). The neutral Te (Te<sup>0</sup>) state is gradually converted to the Te<sup>4+</sup> state with increasing  $T_A$ , indicating oxidation to TeO<sub>2</sub> during the PDA (Supplementary Fig. 12). Above  $T_A > 150$  °C, the dominant chemical state in the Te film changes from the Te<sup>0</sup> state to the Te<sup>4+</sup> state, leading to the almost complete disappearance of the Te<sup>0</sup> state (~3.6%) at 300 °C. The predominance of the Te<sup>4+</sup> state with increasing  $T_A$  suggests the enhanced formation of TeO<sub>2</sub>, which is consistent with the evolution of the crystalline structure seen in the XRD results. As mentioned earlier, the Te<sup>4+</sup> state in the Te film disappears after the encapsulation of the 150 °C-annealed Te film with  $Al_2O_3$  film (Fig. 2a). This deoxidization progresses during the growth of  $Al_2O_3$  by the ALD method, where trimethylaluminum (TMA) as an Al precursor may act as a strong reducing agent to remove the oxygen in the underlying Te film<sup>29</sup>. As an alternative explanation, the Gibbs formation energy for  $Al_2O_3$  is far lower than that for  $TeO_2^{30}$ , suggesting conversion from a mixture of Te and  $TeO_2$  to homogeneous polycrystalline Te.

The effect of  $T_A$  on the optical characteristics of the Te film was investigated through UV/visible spectroscopy. The optical transmittance of the Te film increases with  $T_A$  (Supplementary Figs. 13 and 14), where the average transmittance in the visible range (400-700 nm) increases from 58.8% (as-sputtered film) to 98.7 % (300 °C-annealed film). Simultaneously, this increase is accompanied by a decrease in the absorbance (Supplementary Fig. 13). Note that the absorption peak at approximately 2.2 eV completely disappears at 300 °C, which is the intrinsic absorption peak of Te assignable to the transition from the valence band of the lone pair p-orbital to the conduction band of the antibonding p-orbital<sup>31–33</sup>. This is corroborated by the disappearance of the Te<sup>0</sup> state at 300 °C, as discussed regarding the XPS data. The optical bandgap  $(E_{\alpha}^{opt})$  values were extracted by extrapolating the best fit line in the plot of  $(ahv)^{1/2}$  versus hv to the intercept (at a = 0) (Supplementary Fig. 13), showing a monotonic increase in  $E_q^{opt}$ from 0.9 eV (as-sputtered film) to 1.6 eV (250 °C-annealed film) due to the increased portion of oxidized states of Te in the films. The  $E_g^{opt}$  value of the as-sputtered film is similar to a previous calculation and experimental studies<sup>16,34</sup>. Additionally, the extracted  $E_{\alpha}^{opt}$  (2.7 eV) of the film annealed at 300 °C is consistent with the identification of  $TeO_2^{35}$ .

The phonon structure and wafer-scale uniformity of the Te films depending on  $T_A$  were characterized by Raman spectra. Three primary Raman modes of  $E_1$  (103 cm<sup>-1</sup>),  $A_1$  (129 cm<sup>-1</sup>), and  $E_2$  $(145 \text{ cm}^{-1})$  can be assigned to *a*-axis rotation, chain expansion in the basal plane and asymmetric stretching along the c-axis (Fig. 2b), respectively, which agrees with previous studies (Supplementary Fig. 15)<sup>16,36–39</sup>. While the effect of  $T_A$  on the Raman shift for the given modes is negligible up to 200 °C, all the phonon vibrations are significantly suppressed at 250 °C, with their complete disappearance at 300 °C. The decreased Raman intensity ( $T_A \ge 250$  °C) can be attributed to the predominance of the Te<sup>4+</sup> state in the film (Supplementary Fig. 11). Note that the Raman scattering is significantly enhanced through encapsulation (Fig. 2c), which comes from the improved crystallinity<sup>40,41</sup>. In addition, a redshift in the Raman spectra occurs after encapsulation. This may originate from the tensile strain on the polycrystalline Te film due to the thermal expansion coefficient (TEC) difference because the TEC of  $\mathrm{AI}_2\mathrm{O}_3$  is smaller than that of Te<sup>38,42,43</sup>. The tensile strain elongates the Te-Te bond length, which attenuates the interatomic interactions and thus causes a redshift in the vibration frequency of the  $E_2$  modes<sup>38</sup>. Furthermore, the equilateral triangle projection of the Te chain in the basal plane is reduced under tensile strain, indicated by the decrease in the frequency of the A<sub>1</sub> modes<sup>38</sup>. It is interesting to note that the  $E_{\alpha}^{\text{opt}}$  value of 150 °C-annealed Te film with the encapsulation layer was slightly reduced from ~0.94 eV (for the 150 °C-annealed Te film without the encapsulation layer) to ~0.89 eV (see Supplementary Fig. 16). It can be partially originated for the reduction process by the TMA adsorption during the deposition of Al<sub>2</sub>O<sub>3</sub> on top of the Te film, as confirmed in the XPS result. Tensile straininduced bandgap lowering effect, however, cannot be excluded as the origin for the redshift of the 150 °C-annealed film with the encapsulation layer compared to the encapsulation-free Te film as shown in Raman data. To evaluate the uniformity of the assputtered film, moreover, the Raman spectra were also observed for 16 locations of the sputtered film on the 4-inch wafer, showing great uniformity without any red/blueshift of the primary peaks (Supplementary Fig. 17).



**Fig. 1** PLM and HRTEM images. a–c PLM and d–f TEM. a, d As-sputtered Te film. b, e 150 °C-annealed Te film. c, f Encapsulated Te film with an Al<sub>2</sub>O<sub>3</sub> layer after 150 °C PDA. Scale bars in the PLM images are 20 μm.



**Fig. 2** XPS and Raman spectra. **a** Te  $3d_{5/2}$  XPS spectra of the 150 °C-annealed Te films without and with the Al<sub>2</sub>O<sub>3</sub> encapsulation layer. **b** Atomic displacement configurations corresponding to the different lattice vibration modes. **c** Raman spectroscopy of the 150 °C-annealed Te films without and with the Al<sub>2</sub>O<sub>3</sub> encapsulation layer.

# Device characterization of Te thin-film transistors

We demonstrated FETs using 4-nm-thick Te channel layers with different  $T_A$  (see "Methods"). As  $T_A$  increases to 150 °C, the device performance is enhanced up to a  $\mu_{FE}$  of 52.5 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and an on/off current ratio ( $I_{ON/OFF}$ ) of  $1.0 \times 10^4$  (Supplementary Fig. 18 and Supplementary Table 1). Even if the reduced Te<sup>0</sup> state in the active layer can slightly localize the valence band (*VB*) edge, the efficient intercalation of the Te *5p* orbital from the Te<sup>0</sup> state near

the VB edge is sufficient to compensate for the localization, which provides a low hole effective mass. This picture is confirmed through density functional theory (DFT) calculations (see "Methods", Supplementary Note 2 and Supplementary Figs. 2–4, 19, 20). Furthermore, the enhanced crystallinity in the Te layer with increasing  $T_A$  partially contributes to the high carrier mobility of the resulting FETs, whereas the off-state leakage current is reduced due to the widening of  $E_g$  and the existence of oxidized

states in the Te film lowering the off current. The device performance also showed the great air stability up to 8 weeks (Supplementary Fig. 21), which is in good agreement with the previous result<sup>16</sup>. At  $T_A = 200$  °C, however,  $\mu_{FE}$  begins to be degraded by the predominant Te<sup>4+</sup> states. The FETs with the Te channel layer of  $T_A = 250$  °C largely lose the switching capability, which is attributed to the partial volatilization of Te due to its high vapor pressure<sup>35</sup>. The devices with the Te film of  $T_A = 300$  °C exhibit simple resistive behavior, which is consistent with a previous study. Notably, this complete disappearance of the p-type characteristics derives from not only the localized VB edge but also the absence of the hexagonal Te array. It is also worth mentioning that the Te FETs annealed at  $T_A = 150 \,^{\circ}\text{C}$  under vacuum ambience show the poor electrical characteristics (see "Methods", Supplementary Fig. 22). It can be attributed to the volatilization of Te substance accelerated under the pressure lower than the atmospheric, inducing a number of pinholes on the film surface (Supplementary Fig. 23). This implies that the intentionally introduced oxygen into Te films help maintain the coating uniformity during the PDA<sup>44</sup>.

np

Remarkably, a significant improvement in terms of the  $I_{ON/OFF}$ ratio is observed for the 150 °C-annealed FETs through Al<sub>2</sub>O<sub>3</sub> encapsulation (Fig. 3a-c). The off current ( $I_{OFF}$ ) of the encapsulated Te FET decreases by more than 70-fold compared to that of the unencapsulated device, leading to an enhancement in ION/OFF from  $9.3 \times 10^3$  (unencapsulated) to  $5.8 \times 10^5$ . Concurrently, major improvements in both the threshold voltage ( $V_{TH}$ ) from 17.5 to 1.4 V and subthreshold swing (SS) from an average of 10.6 to 6.5 Vdecade<sup>-1</sup> below  $I_{DS} = 10^{-8}$  A are accompanied due to the reduced trap density coming from the enhanced crystallinity. Note that severe interfacial traps between the gate insulator and active layer pin the Fermi level and hinder the gate voltage from depleting the active layer<sup>45</sup>. Thus, the reduced trap density can alleviate the Fermi level pinning, enabling the gate to efficiently modulate the accumulation/depletion, which can be further confirmed by the reduction in the operational hysteresis from 28.7 to 9.4 V through the encapsulation<sup>46</sup>. In case of the oncurrent  $(I_{ON})$ , it is slightly reduced after the Al<sub>2</sub>O<sub>3</sub> encapsulation, which can be originated from the  $V_{TH}$  shift, leading to the significant difference of electrical field (E) applied on the channel layer at the same voltage. The negative shift of  $V_{TH}$  decreases the effective E applied to the channel layer in the on-state despite the same  $V_{GS}$  (Fig. 3a), which can reduce transconductance  $(g_m)$ and accompany the decrease in the  $\mu_{FE}$  from 52.5 (unencapsulated) to  $30.9 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  (encapsulated) at  $V_{\text{GS}} = -50 \text{ V}$  (see "Methods"). Finally, notably, the encapsulated FETs reveal exceptional positive/negative bias reliability with a negligible V<sub>TH</sub> shift (Fig. 3d, e).

#### Scalability and feasibility for logic application

We fabricated a wafer-scale FET array on a 4-inch Si/SiO<sub>2</sub> wafer to verify the uniformity of the sputtered Te layer, where 70 individual FETs were randomly measured (Fig. 4a). Excellent uniformity was obtained including a  $\mu_{FE}$  of 29.6 ± 5.0 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, an SS of 7.4 ± 0.4 Vdec<sup>-1</sup>, a  $V_{\text{TH}}$  of 2.6 ± 0.6 V, and an  $I_{\text{ON/OFF}}$  ratio of 5.6 ± 2.0 × 10<sup>5</sup> (Fig. 4b). To test their feasibility in logic circuit applications, a CMOS inverter was fabricated by integrating p-channel encapsulated Te and n-channel IGZO FETs (see "Methods"), where the control n-channel IGZO FET exhibits good electrical characteristics with a  $\mu_{FE}$  of 25.4 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, an  $I_{ON/OFF}$  of ~10<sup>6</sup>, an SS of 0.6 Vdec<sup>-1</sup>, and a  $V_{TH}$  of 0.4 V (Supplementary Fig. 24). Supplementary Fig. 25 shows a representative butterfly-shaped rail-to-rail swing with a remarkably high voltage gain of 87.7 at a midpoint voltage of 18.2 V, which is close to the ideal value ( $V_{DD}/2$ ) of 20 V at  $V_{\rm DD} = 40$  V. The fabricated CMOS inverter also exhibits outstanding noise margins, with input low level (NM<sub>1</sub>) of 15.4 and high level (NM<sub>H</sub>) of 20.2 V. This indicates that the resulting CMOS inverter is



Fig. 3 Change of device performances depending on the encapsulation. a Transfer characteristics of the Te FETs with and without the  $Al_2O_3$  encapsulation layer. Inset shows a top view image of a Te FET, and the scale bar is  $100 \,\mu$ m. b Output characteristics of the encapsulated Te FETs. c  $I_{ON/OFF}$ , SS and hysteresis for the Te FETs with and without the  $Al_2O_3$  encapsulation layer. Bias stress stability test for the encapsulated 150 °C-annealed Te FET under (d) positive and (e) negative gate bias stress.

highly durable against inevitable electrical noise: the inverter can tolerate up to 15.4 and 20.2 V of noise at high and low output, respectively. Furthermore, encapsulated FETs with an 11-nm-thick  $HfO_2$  gate dielectric were fabricated (see "Methods") to demonstrate the low driving voltage for practical applications (Fig. 4c). The driving voltage is successfully reduced from 100 to 6.5 V with a significant improvement in the SS from 6.5 to 0.4 V dec<sup>-1</sup>. Simultaneously, the hysteresis decrease from 9.4 to 2.4 V.



Fig. 4 Scalability and logic applications. a Photograph of the encapsulated Te FET array on a 4-inch Si/SiO<sub>2</sub> (100 nm) wafer. b Statistical distribution of the  $\mu_{FE7}$  SS,  $I_{ON/OFF}$  and  $V_{TH}$  (left to right) for 70 individual transistors in the wafer-scale FET array. Error bars represent standard deviation for each electrical parameter. c Transfer characteristics of the encapsulated Te FETs fabricated on a 11-nm-thick HfO<sub>2</sub> gate dielectric ( $V_{DS} = -0.1$  V). d Voltage transfer characteristics and extracted voltage gain of CMOS inverter using n-channel IGZO and p-channel Te film using the 15-nm-thick HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> gate dielectric. Inset shows a top view image of a CMOS inverter. Scale bar is 1 mm. e Current characteristics of a CMOS inverter.

Both  $\mu_{\rm FE}$  and  $I_{\rm ON/OFF}$  are maintained at 25.8 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and 1.7 imes10<sup>5</sup>, which are included within the normal distribution, as shown in Fig. 4b. These results signify the considerable potential of sputtered Te material for high-performance p-channel FETs because these metrics, such as  $\mu_{\rm FE}$  and SS, are comparable to those of n-channel IGZO FETs. Finally, the CMOS inverter using the 15-nm-thick HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> gate dielectric was demonstrated (Fig. 4d), which exhibited the outstanding device performance including the voltage gain, NH<sub>L</sub> and NH<sub>H</sub> of 75.2, 1.0 V and 1.3 V, respectively, at small  $V_{DD}$  of 3 V. Static currents in this inverter were as low as 10 nA, which guarantees its low static power consumption (Fig. 4e). A direct current (DC) which flows from  $V_{DD}$  to ground during the transition state also showed a very low peak value of 130 nA, indicating the great power consumption of this CMOS inverter. These highly promising electrical characteristics show the strong potential of p-type Te films fabricated through our approach for back-end-of-line (BEOL) compatible CMOS circuits.

#### DISCUSSIONS

We have proposed a cost-effective and mass-production method of a Te layer as a p-type channel material at a low temperature. The sputtering of the Te film at room temperature and annealing ( $T_A \le$ 150 °C) under ambient air allows the resulting film to be uniform, where the introduced oxygen in the Te film may hinder the uncontrolled sublimation of Te substance. The encapsulation of the Te film with Al<sub>2</sub>O<sub>3</sub> assists the deoxidation of the local amorphous oxidized phase and conversion to the hexagonal Te phase as well as the grain growth of the pre-existing Te phase, leading to promising p-channel FETs with wafer-scale uniformity. However, there still remains room to be improved for practical implementation in terms of the hysteresis and SS. Therefore, various studies must be further conducted, such as source/drain (S/D) contact engineering and trap density control via interface and film optimization (e.g., adopting other encapsulation layers, such as HfO<sub>2</sub>, ZrO<sub>2</sub>, and SiO<sub>2</sub>). In particular, the origin of hysteresis effect in p-channel Te FETs should be identified for minimizing and eliminating the operational hysteresis. Dynamics on a charge carrier trapping/detrapping mechanism at border and interface traps between the gate insulator and channel layer, which is frequently attributed to the rationale for this hysteresis, should be studied using diverse gate dielectric layer. Kinetics of hysteresis depending on the sweeping voltage range and rate for the Te FETs would be also helpful to clarify the origin of hysteretic behavior. Although previous works have demonstrated the feasibility of promising p-channel Te FETs, they have very definite limitations in the deposition process using a solution process or evaporation at cryogenic temperature for realization of high-quality Te films. However, this study provides a facile fabrication method for waferscale high-quality Te films using CMOS-compatible methods at low



**Fig. 5 Device fabrication.** Cross-sectional device schematic (left) and its fabrication procedure (right).

temperature of 150 °C. Moreover, the device performances of this 4-nm-thick Te FET are quite competitive compared to other studies regarding the p-channel FETs using not only other p-type inorganic semiconductors but also Te as a channel layer (Supplementary Table 2). Therefore, it is strongly believed that this approach has great potential for implementing high-performance p-channel FETs into industrial-relevant scalable applications such as M3D integration and BEOL electronics because of its significant advantage in the room temperature fabrication and low-temperature annealing (150 °C) as well as the outstanding electrical characteristics.

#### **METHODS**

#### Film fabrication

Te films were deposited by the reactive magnetron sputtering method using a Te target (99.99%, VTM) at room temperature. The chamber base and working pressures were set to  $3.0 \times 10^{-6}$  Torr and 2 mTorr, respectively. The DC sputtering power was fixed to 20 W. The sputtering was conducted for 28 (70) s to deposit the 4 (10)-nm-thick Te films, respectively. The sputtered Te films were thermally annealed at various temperatures for 1 h in ambient air, except for the as-sputtered sample. The temperature increased with the speed of 5 °C/min during the PDA. Furthermore, the vacuum annealing was carried out at 150 °C for 1 h, and it was held below  $1 \times 10^{-3}$  Torr using a rotary pump. An Al<sub>2</sub>O<sub>3</sub> film was deposited by plasmaenhanced ALD (PEALD) using the TMA and oxygen plasma as the Al precursor and oxidant, respectively, at 150 °C under 1 Torr. Partial oxygen pressure  $(P_{\Omega})$  and plasma power during the PEALD process were 10% and 50 W, respectively. A HfO<sub>2</sub> film was grown using the PEALD at 150 °C under 1 Torr using the tetrakis(ethylmethylamido)hafnium precursor. The  $P_{\Omega}$  and plasma power for the HfO<sub>2</sub> deposition were 10% and 100 W, respectively. IGZO films were prepared by the magnetron sputtering method using an IGZO target (99.999%, iTASCO) at room temperature under a radiofrequency sputtering power of 50 W. The base and working pressures were identical to those in the process for the Te films. The deposited IGZO films were subjected to PDA at 400 °C for 1 h in ambient air.

#### **Device fabrication**

Bottom-gate top-contact FETs were fabricated on a thermally oxidized  $SiO_2$  (100 nm)/conductive Si substrate where  $SiO_2$  and Si act as a gate insulator and an electrode, respectively. A 100-nm-thick ITO S/D electrode was deposited by sputtering. Both the channel and electrode regions were patterned using a standard photolithography, and the channel width (*W*) and length (*L*) were 40 and 20 µm, respectively. Figure 5 shows a schematic illustration of a cross-sectional device structure and an overall procedure of its fabrication. CMOS inverters were patterned using the metal shadow mask.

#### Film characterization

The thickness of the films was determined by a spectroscopic ellipsometer (Elli-SE, Ellipso Technology) and confirmed by TEM. Basically, all the characterizations were conducted on 4-nm-thick films, except for the XRD and XPS analyses (10-nm-thick Te films were used in these analyses). The crystalline structure was examined by X-ray diffractometer (SmartLab, Rigaku) and HRTEM (Talos F200x, FEI) at 200 kV. Optical images were taken by optical light microscopy (BX51M, Olympus). The surface roughness was analyzed by atomic force microscopy (NX20, Parksystems). The evolution of the crystal domain was observed by PLM (Leica DM4P, Leica). The chemical

states were analyzed by XPS (Veresprobe II, Ulvac-phi) after an in situ etching process of the film surface to remove unintentional artifacts such as contamination and oxidation due to exposure to ambient air. The transmittance and absorbance of the prepared Te films were observed by UV/visible spectroscopy (V-770, JASCO). Raman spectra (DXR2xi, Thermo) of the films were obtained using a He-Ne laser (wavelength = 532 nm) at room temperature. The device performances of the FETs and CMOS inverters were measured by an I-V meter (Keithley 4300, Keithley) at room temperature in ambient air.

#### Statistical analysis

All the electrical characteristics of the FETs and CMOS inverters were measured by an I-V meter (Keithley 4300, Keithley) at room temperature in ambient air. The data plotted in the figures are all raw data. No denoise, smooth, or similar methods were taken. The field-effect mobility was calculated using  $\mu_{FE} = g_m L/WC_{OX}V_{DS}$ , where  $g_m$ , L, W,  $C_{OX}$ , and  $V_{DS}$  are the transconductance, channel length, channel width, gate oxide capacitance and drain voltage, respectively. Note that the hysteresis which might be originated from interface/border traps between the channel and gate insulator can cause a disparity in the  $\mu_{FE}^{47}$ . Depending on the V<sub>GS</sub> sweep direction, thus, the  $\mu_{\rm FE}$  extracted from the maximum value of  $g_{\rm m}$  has different values as shown in Supplementary Fig. 26. When the back-gate sweeps from 50 to -50 V, all the bulk and interface traps are slowly filled and then holes are accumulated in the Te film. When the back-gate sweeps from -50 to 50 V, however, the accumulated holes are fast depleted at first. For this reason, the  $\mu_{\rm FE}$  extracted from the fast depletion region (–50 to 50 V) is more associated with the channel mobility<sup>48</sup>. The threshold voltage ( $V_{TH}$ ) was extracted using the linear extrapolation method. The SS was calculated using  $SS = dV_{GS}/dlog(I_{DS})$ . The voltage gain of CMOS inverters was calculated using  $dV_{OUT}/dV_{IN}$ , and noise margins were extracted at  $dV_{OUT}/dV_{IN} = -1$ .

#### Density functional calculation

We performed DFT calculations using the Vienna Ab initio Simulation Package<sup>49,50</sup>. The generalized gradient approximation with the Perdew-Burke-Ernzerhof functional was employed for the exchange-correlation energy of electrons<sup>51</sup>. We used 400 eV for the energy cutoff of the plane-wave basis and the  $\Gamma$  point for k-point sampling. The amorphous structures of TeO<sub>x</sub> ( $1 \le x \le 2$ ) were modeled using the melt-quenching process. The initial atomic positions were randomized by premelting at 5000 K for 1 ps. We then performed melting for 10 ps at 1500 K and quenching to 300 K with a cooling rate of  $-100 \text{ K ps}^{-1}$ . Finally, we obtained the final configurations by relaxing the cell parameters and atomic positions until atomic forces became less than 0.02 eV/Å. For statistical averaging, we generated three amorphous samples using the same melt-quenching procedure.

### DATA AVAILABILITY

The data that support the plots within this paper and other findings of this study are available from the corresponding author upon reasonable request.

Received: 3 August 2021; Accepted: 30 November 2021; Published online: 13 January 2022

#### REFERENCES

- 1. Frank, D. J. et al. Device scaling limits of Si MOSFETs and their application dependencies. *Proc. IEEE* **89**, 259 (2001).
- Bishop, M. D., Mitra, S., Wong, H.-S. P. & Shulaker, M. M. Monolithic 3-D integration. *IEEE Micro* 39, 16 (2019).
- Nomura, K. et al. Room-temperature fabrication of transparent flexible thin-film transistors using amorphous oxide semiconductors. *Nature* 432, 488 (2004).
- Yamazaki, S. & Fujita, M. Physics and Technology of Crystalline Oxide Semiconductor CAAC-IGZO: Application to LSI (Wiley, 2016).
- Novoselov, K. S. et al. Electric field effect in atomically thin carbon films. *Science* 306, 666 (2004).
- Novoselov, K. S. et al. Two-dimensional gas of massless Dirac fermions in graphene. *Nature* 438, 197 (2005).
- Zhang, Y., Tan, Y. W., Stormer, H. L. & Kim, P. Experimental observation of the quantum Hall effect and Berry's phase in graphene. *Nature* 438, 201 (2005).

- Castro Neto, A. H., Guinea, F., Peres, N. M. R., Novoselov, K. S. & Geim, A. K. The electronic properties of graphene. *Rev. Mod. Phys.* 81, 109 (2009).
- Qian, X., Liu, J., Fu, L. & Li, J. Quantum spin Hall effect in two-dimensional transition metal dichalcogenides. *Science* 346, 1344 (2014).
- 10. Coleman, J. N. et al. Two-dimensional nanosheets produced by liquid exfoliation of layered materials. *Science* **331**, 568 (2011).
- 11. Hao, Y. et al. The role of surface oxygen in the growth of large single-crystal graphene on copper. *Science* **342**, 720 (2013).
- Najmaei, S. et al. Vapour phase growth and grain boundary structure of molybdenum disulphide atomic layers. *Nat. Mater.* 12, 754 (2013).
- Liu, K. K. et al. Growth of large-area and highly crystalline MoS2 thin layers on insulating substrates. *Nano Lett.* 12, 1538 (2012).
- 14. Li, L. et al. Black phosphorus field-effect transistors. Nat. Nanotech. 9, 372 (2014).
- Zhou, G. et al. High-mobility helical tellurium field-effect transistors enabled by transfer-free, low-temperature direct growth. *Adv. Mater.* **30**, 1803109 (2018).
- Wang, Y. et al. Field-effect transistors made from solution-grown two-dimensional tellurene. Nat. Electron. 1, 228 (2018).
- Amani, M. et al. Solution-synthesized high-mobility tellurium nanoflakes for short-wave infrared photodetectors. ACS Nano 12, 7253 (2018).
- Tong, L. et al. Stable mid-infrared polarization imaging based on quasi-2D tellurium at room temperature. *Nat. Commun.* 11, 2308 (2020).
- 19. Qin, J.-K. et al. Raman response and transport properties of tellurium atomic chains encapsulated in nanotubes. *Nat. Electron.* **3**, 141 (2020).
- Dasika, P. et al. Contact-barrier free, high mobility, dual-gated junctionless transistor using tellurium nanowire. Adv. Funct. Mater. 31, 2006278 (2021).
- 21. Zhao, C. et al. Evaporated tellurium thin films for p-type field-effect transistors and circuits. *Nat. Nanotech.* **15**, 53 (2020).
- Zhao, C., Hurtado, L. & Javey, A. Thermal stability for Te-based devices. Appl. Phys. Lett. 117, 192104 (2020).
- Zhao, C. et al. Tellurium single-crystal arrays by low-temperature evaporation and crystallization. Adv. Mater. 33, 2100860 (2021).
- 24. Jiang, W. et al. End-bonded contacts of tellurium transistors. ACS Appl. Mater. Interfaces 13, 7766 (2021).
- Lee, T. et al. High-power density piezoelectric energy harvesting using radially strained ultrathin trigonal tellurium nanowire assembly. *Adv. Mater.* 25, 2920 (2013).
- 26. Lin, S. Q. et al. Tellurium as high-performance elemental thermoelectric. *Nat. Commun.* **7**, 10287 (2016).
- 27. Honig, R. & Kramer, D. Vapor Pressure Curves of the Elements (RCA Laboratories, 1968).
- Kingery, W. D., Bowen, H. K. & Uhlmann, D. R. Inroduction to Ceramics 2nd edn (Wiley, 1975).
- Seok, T. J. et al. In situ observation of two-dimensional electron gas creation at the interface of an atomic layer-deposited Al<sub>2</sub>O<sub>3</sub>/TiO<sub>2</sub> Thin-film Heterostructure. *Chem. Mater.* **32**, 7662 (2020).
- Aspiala, M., Sukhomlinov, M. & Taskinen, P. Standard Gibbs energy of formation of tellurium dioxide measurement by a solid-oxide electrolyte EMF technique. *Thermochim. Acta* 573, 95 (2013).
- 31. Isomäki, H. M. & Boehm, J. V. Optical absorption of tellurium. Phys. Scr. 25, 801 (1982).
- Qian, H.-S., Yu, S.-H., Gong, J.-Y., Luo, L.-B. & Fei, L.-F. High-quality luminescent tellurium nanowired of several nanometers in diameter and high aspect ratio synthesized by a poly (vinyl pyrrolidone)-assisted hydrothermal process. *Langmuir* 22, 3830 (2006).
- Lin, Z.-H., Yang, Z. & Chang, H.-T. Preparation of fluorescent tellurium nanowires at room temperature. Crys. Growth. Des. 8, 351 (2008).
- 34. Zhu, Z. et al. Multivalency-driven formation of Te-based monolayer materials: a combined first-principles and experimental study. *Phys. Rev. Lett.* **119**, 106101 (2017).
- 35. Ceriotti, M., Pietrucci, F. & Bernasconi, M. Ab initio study of the vibrational properties of crystalline TeO2: the  $\alpha$ ,  $\beta$ , and  $\gamma$  phases. *Phys. Rev. B.* **73**, 104304 (2006).
- Pine, A. & Dresselhaus, G. Raman spectra and lattice dynamics of tellurium. *Phys. Rev. B* 4, 356 (1971).
- Martin, R. M., Lucovsky, G. & Helliwell, K. Intermolecular bonding and lattice dynamics of Se and Te. *Phys. Rev. B* 13, 1383 (1976).
- Du, Y. et al. One-dimensional van der Waals material tellurium: Raman spectroscopy under strain and magneto-transport. *Nano Lett.* 17, 3965 (2017).
- Bianco, E. et al. Large-area ultrathin Te films with substrate-tunable orientation. Nanoscale 12, 12613 (2020).
- Keramidas, V. G. & White, W. B. Raman scattering study of the crystallization and phase transformations of ZrO2. J. Am. Ceram. Soc. 57, 22 (1974).
- Strobl, G. R. & Hagedorn, W. Raman spectroscopic method for determining the crystallinity of polyethylene. J. Polym. Sci. Pol. Phys. 16, 1181 (1978).

- Tohei, T., Watanabe, Y., Lee, H.-S. & Ikuhara, Y. First principles calculation of thermal expansion coefficients of pure and Cr doped –alumina crystals. J. Appl. Phys. 120, 142106 (2016).
- Knockaert, G. Tellurium and Tellurium Compounds. Ullmann's Encyclopedia of Industrial Chemistry (Wiley-VCH, 2012).
- Chaves, A. et al. Bandgap engineering of two-dimensional semiconductor materials. npj 2D Mater. Appl 4, 29 (2020).
- Han, S. J., Kim, S., Jeong, J. K. & Kim, H. J. Impact of an interfacial layer on the electrical performance of p-channel tin monoxide field-effect transistors. *Phys. Status Solidi Rapid Res. Lett.* **11**, 1700213 (2017).
- Seto, J. Y. W. The electrical properties of polycrystalline silicon films. J. Appl. Phys. 46, 5247 (1975).
- Wang, H. et al. Hysteresis of electronic transport in graphene transistors. ACS Nano 4, 7221 (2010).
- Liu, H. et al. Phosphorene: an unexplored 2D semiconductor with a high hole mobility. ACS Nano 8, 4033 (2014).
- Kresse, G. & Furthmüller, J. Efficient iterative schemes for ab initio total-energy calculations using a plane-wave basis set. *Phys. Rev. B* 54, 11169 (1996).
- Kresse, G. & Furthmüller, J. Efficiency of ab-initio total energy calculations for metals and semiconductors using a plane-wave basis set. *Comput. Mater. Sci.* 6, 15 (1996).
- Perdew, J. P., Burke, K. & Ernzerhof, M. Generalized gradient approximation made simple. *Phys. Rev. Lett.* 77, 3865 (1996).

# ACKNOWLEDGEMENTS

This work was supported by LG Display and a National Research Foundation (NRF) grant funded by the Korean government (NRF-2019R1A2C1089027).

# **AUTHOR CONTRIBUTIONS**

T.K. and J.K.J. conceived and designed this study. T.K. and C.H.C. conducted the film and device fabrication/analysis under the supervision of J.K.J. A.S. and K.-B.C. performed the XPS analysis. M.L. and S.H. contributed to the DFT calculation. P.B. and S.-Y.C. contributed to the TEM analysis. T.K. and J.K.J. wrote the manuscript. All authors discussed the results and commented on the manuscript.

# **COMPETING INTERESTS**

The authors declare no competing interests.

# ADDITIONAL INFORMATION

**Supplementary information** The online version contains supplementary material available at https://doi.org/10.1038/s41699-021-00280-7.

**Correspondence** and requests for materials should be addressed to Jae Kyeong Jeong.

Reprints and permission information is available at http://www.nature.com/ reprints

**Publisher's note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

**Open Access** This article is licensed under a Creative Commons Attribution 4.0 International License, which permits use, sharing, adaptation, distribution and reproduction in any medium or format, as long as you give appropriate credit to the original author(s) and the source, provide a link to the Creative Commons license, and indicate if changes were made. The images or other third party material in this article are included in the article's Creative Commons license, unless indicated otherwise in a credit line to the material. If material is not included in the article's Creative Commons license and your intended use is not permitted by statutory regulation or exceeds the permitted use, you will need to obtain permission directly from the copyright holder. To view a copy of this license, visit http://creativecommons. org/licenses/by/4.0/.

© The Author(s) 2022